データシートサーチシステム |
|
AT24C32 データシート(PDF) 4 Page - ATMEL Corporation |
|
|
AT24C32 データシート(HTML) 4 Page - ATMEL Corporation |
4 / 15 page AT24C32/64 4 Note: 1. This parameter is characterized and is not 100% tested. Device Operation CLOCK and DATA TRANSITIONS: The SDA pin is nor- mally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (refer to Data Validity timing diagram). Data changes during SCL high periods will indicate a start or stop condition as defined below. START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Start and Stop Definition timing dia- gram). STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Start and Stop Definition timing diagram). ACKNOWLEDGE: All addresses and data words are seri- ally transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero during the ninth clock cycle to acknowledge that it has received each word. STANDBY MODE: The AT24C32/64 features a low power standby mode which is enabled: a) upon power-up and b) after the receipt of the STOP bit and the completion of any internal operations. MEMORY RESET: After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by follow- ing these steps: (a) Clock up to 9 cycles, (b) look for SDA high in each cycle while SCL is high and then (c) create a start condition as SDA is high. AC Characteristics Applicable over recommended operating range from T A = -40°C to +85°C, VCC = +1.8V to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted). Symbol Parameter 1.8-volt 2.7-, 2.5-volt 5.0-volt Units Min Max Min Max Min Max f SCL Clock Frequency, SCL 100 100 400 kHz t LOW Clock Pulse Width Low 4.7 4.7 1.2 µs t HIGH Clock Pulse Width High 4.0 4.0 0.6 µs t I Noise Suppression Time(1) 100 100 50 ns t AA Clock Low to Data Out Valid 0.1 4.5 0.1 4.5 0.1 0.9 µs t BUF Time the bus must be free before a new transmission can start(1) 4.7 4.7 1.2 µs t HD.STA Start Hold Time 4.0 4.0 0.6 µs t SU.STA Start Set-up Time 4.7 4.7 0.6 µs t HD.DAT Data In Hold Time 0 0 0 µs t SU.DAT Data In Set-up Time 200 200 100 ns t R Inputs Rise Time(1) 1.0 1.0 0.3 µs t F Inputs Fall Time(1) 300 300 300 ns t SU.STO Stop Set-up Time 4.7 4.7 0.6 µs t DH Data Out Hold Time 100 100 50 ns t WR Write Cycle Time 20 10 10 ms Endurance(1) 5.0V, 25 °C, Page Mode 1M 1M 1M Write Cycles |
同様の部品番号 - AT24C32 |
|
同様の説明 - AT24C32 |
|
|
リンク URL |
プライバシーポリシー |
ALLDATASHEET.JP |
ALLDATASHEETはお客様のビジネスに役立ちますか? [ DONATE ] |
Alldatasheetは | 広告 | お問い合わせ | プライバシーポリシー | リンク交換 | メーカーリスト All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |